# **UVM-Based Verification of FIFO**

#### Introduction:

This report aims to provide an in-depth explanation of the Verilog code for a First-In-First-Out (FIFO) module and the techniques used to verify its functionality through the Universal Verification Methodology (UVM). FIFOs are crucial components in digital systems for managing data storage and retrieval in a systematic manner. The correct operation of a FIFO module is essential for the proper functioning of many digital systems.

**Importance of Verification**: The development of complex digital systems demands rigorous testing and verification processes to ensure the reliability and correctness of the design. UVM, a widely adopted methodology for verification, plays a pivotal role in achieving this goal by providing a standardized framework for verifying digital designs. In this report, we will explore the structure of the FIFO module and delve into the techniques and tools employed for its thorough verification.

The FIFO (First-In-First-Out) module is a crucial component in digital systems designed to manage data storage and retrieval in a specific manner. The primary function of the FIFO is to store a sequence of data elements and provide access to them in the order in which they were stored. This is achieved by employing two pointers, a write pointer (wr\_ptr) for data insertion and a read pointer (rd\_ptr) for data retrieval.

## **Module Declaration and Parameters**

The module FIFO is declared with input and output ports.

The module includes three parameters: DEPTH, WIDTH, and

POINTER\_WIDTH, which are used to configure the FIFO's characteristics.

## **Input and Output Ports**

The input and output ports for the FIFO module, includes clock (clk), reset (reset), control signals (put and get), data input (data\_in), and status signals (empty\_bar, full\_bar, and data\_out).

## **Registers and Wires**

The module contains various registers (reg) and wires (wire) to store and control data flow. wr\_ptr and rd\_ptr are pointers for write and read operations, while empty\_bar and full\_bar represent whether the FIFO is empty or full. FIFO\_3 is an array of registers to store data elements. Wires like wr\_ptr\_int, rd\_ptr\_int, full, empty, wr\_rd, put\_e, and get\_e are used to perform operations on the data and status of the FIFO.

#### **Data Flow**

```
assign wr_rd = wr_ptr - rd_ptr;
assign full = (wr_rd == 4'b1000);
assign empty = (wr_rd == 4'b0000);
assign put_e = (put && full == 1'b0);
assign get_e = (get && empty == 1'b0);
assign wr_ptr_int = wr_ptr[POINTER_WIDTH-1:0];
assign rd_ptr_int = rd_ptr[POINTER_WIDTH-1:0];
```

These assign statements are used to calculate various control signals such as wr\_rd, full, empty, put\_e, get\_e, wr\_ptr\_int, and rd\_ptr\_int.

These signals help manage data flow and control the FIFO's operation.

## Logic

```
always @(posedge clk)
begin
      if (reset)
      begin
      wr_ptr <= 3'b000;
      rd_ptr <= 3'b000;
      end
      else
      begin
      if (put_e)
      begin
             FIFO_3[wr_ptr_int] <= data_in;</pre>
             wr_ptr <= wr_ptr + 3'b001;</pre>
      end
      if (get_e)
      begin
             rd_ptr <= rd_ptr + 3'b001;
      end
      end
end
```

This block describes clocked logic that operates on the rising edge of the clock signal (clk). It manages the write (put) and read (get) operations on the FIFO. When reset is active, both pointers are reset to zero. Depending on the conditions, data can be written to and read from the FIFO.

## **Status Signals**

```
always @(empty or full)
begin
    empty_bar <= ~empty;
    full_bar <= ~full;
end</pre>
```

The empty\_bar and full\_bar signals are updated based on the status of the FIFO, specifically whether it's empty or full.

#### **UVM Flow Overview**

The Universal Verification Methodology (UVM) is a standardized methodology for verifying digital designs. It provides a systematic and efficient approach to verify complex digital systems, ensuring their correctness and reliability. The UVM flow typically consists of the following key components:

#### Testbench Architecture:

UVM promotes the use of a structured testbench architecture. The testbench includes components such as **agents**, **sequences**, **drivers**, **monitors**, and **scoreboards**. This architecture facilitates modularity and reusability, making it easier to verify various design blocks and configurations.

**Testbench Components:** 

**Agents**: Agents are responsible for interfacing with the design under test (DUT). They include the driver, responsible for driving input stimuli to the DUT, and the monitor, which captures the DUT's output and checks for errors.

**Sequences**: Sequences define the stimulus scenarios and sequences of transactions that need to be applied to the DUT. Sequences are organized into sequences items.

**Drivers**: Drivers execute sequences by driving the stimulus onto the DUT's inputs, simulating the behavior of the actual design.

**Monitors**: Monitors capture the DUT's output signals and perform checks to verify correctness.

**Scoreboards**: Scoreboards collect and compare expected results with actual results from the DUT to determine if the verification was successful.

**UVM Test**: A UVM test case is created by assembling sequences, specifying test scenarios, and configuring the test environment. The test case defines the stimulus and the expected responses, which are then executed against the DUT.

**Phases**: UVM introduces a predefined sequence of phases in the verification process, including build, connect, run, and report. These phases allow for a structured and synchronized execution of the testbench components.

**Configuration and Reporting**: UVM promotes the use of configuration objects to manage parameters and settings. Additionally, it provides built-in mechanisms for logging and reporting verification results, making it easy to identify issues and debug failures.

**Coverage and Analysis**: UVM allows for the collection and analysis of coverage data, helping to assess the comprehensiveness of verification tests and identify untested corner cases.

**Reusability**: UVM encourages the reuse of verification components across different projects, making it a powerful methodology for long-term productivity and maintainability.

#### **Interface Definition**

The dut\_if interface defines the communication between the design under test (DUT) and its surrounding environment. It includes signals for clocking (clock), resetting (reset), control (put and get), status indicators (full\_bar and empty\_bar), and data input/output (data\_in and data\_out). This

interface enables the DUT to interact with testbench components and facilitates the verification process

#### **Transaction Classes:**

In the provided code, two transaction classes, data\_transaction and rst\_transaction, are defined. These classes play a crucial role in UVM-based verification, particularly in modeling the stimulus and response interactions between the testbench and the design under test (DUT). data transaction Class

Purpose: The data\_transaction class represents a transaction that carries data-related information for the verification of the DUT. It includes the following fields:

data\_in: A 16-bit data input field that simulates the data that can be written into the FIFO.

**put**: A control field that models the "put" operation, which instructs the DUT to write data into the FIFO.

**get**: A control field that models the "get" operation, which instructs the DUT to read data from the FIFO.

**Inheritance**: This class is derived from uvm\_sequence\_item, which is a base class in UVM used for modeling individual transactions.

**Randomization**: The rand keyword in front of the field declarations indicates that these fields can be randomized during testing, allowing for different data and control sequences to be applied to the DUT.

## rst transaction Class

**Purpose**: The **rst\_transaction** class models a reset transaction. It is used to simulate the reset operation on the DUT. The class includes a single field:rst: A logic field that represents the reset signal.Inheritance: Similar to the data\_transaction class, this class is derived from uvm\_sequence\_item. **Randomization**: The **rst** field is not declared as rand because reset operations typically follow a specific sequence and are not randomized in

## **Sequences**

1. `FIFO test 1 sequence` Class:

the same way as data transactions.

- Purpose: Alternates between putting data and getting data from the FIFO. Generates 40 transactions.
  - Randomization: Allows for various test cases.
- 2. `FIFO\_test\_2\_sequence` Class:
- Purpose: Focuses on writing data and performing simultaneous read and write operations. Generates 40 transactions.
  - Randomization: Transactions are randomized.
- 3. `FIFO\_rst\_sequence` Class:
- Purpose: Handles reset operations. Creates reset and deassert reset transactions.

## **Sequencers**

- 1. 'rst sequencer' Class:
  - Purpose: Drives reset transactions into the test environment.
  - Usage: Controls and manages reset operations during verification.
- 2. 'data sequencer' Class:
  - Purpose: Drives data transactions into the test environment.
  - Usage: Facilitates data and control signal delivery to the DUT.

## Virtual Sequence

- 1. `top\_vseq\_base` Class:
- Purpose: Base class for virtual sequences with instances of `rst\_sequencer` and `data\_sequencer`.
- Usage: Common base for building virtual sequences that combine data and reset operations.
- 2. `vseq\_rst\_data` Class:
- Purpose: Combines data and reset sequences for comprehensive test scenarios.
- Usage: Orchestrates parallel execution of `FIFO\_test\_1\_sequence` and `FIFO\_rst\_sequence` for FIFO module verification.

#### **Driver**

- 1. 'data driver' Class:
  - Purpose: Drives data transactions to the DUT.

- Tasks: `reset\_check()` handles reset, and `send\_data()` sends data to the DUT.
- 2. `rst\_driver` Class:
  - Purpose: Drives reset transactions to the DUT.
  - Usage: Initiates and desserts reset.

#### **Monitor**

- 1. `my\_monitor\_1` Class:
- Purpose: Monitors data transactions and forwards them to the scoreboard.
- Checks: Monitors data transactions and looks for specific conditions to forward to the scoreboard.
- 2. 'my monitor 2' Class:
- Purpose: Monitors data transactions and forwards them to the scoreboard.
- Checks: Monitors data transactions and looks for specific conditions to forward to the scoreboard.

## **Agent**

- 1. `my\_agent\_1` Class:
  - Purpose: Manages data-related verification components.
  - Components: Includes data driver, data sequencer, and monitor.
- 2. 'my\_agent\_2' Class:
  - Purpose: Manages reset-related verification components.
  - Components: Includes reset driver and reset sequencer.
- 3. `my\_agent\_3` Class:
- Purpose: Monitors data transactions and forwards them to the scoreboard.
  - Components: Includes monitor for data transactions.

### **Scoreboard Class**

- 1. `my\_scoreboard` Class:
  - Purpose: Compares expected and actual data transactions.
- Comparison: Compares data transactions and reports success or failure.

#### **Environment**

- 1. `my\_environment` Class:
  - Purpose: Orchestrates verification components.
  - Components: Includes agents, scoreboard, and analysis FIFOs.

These classes collectively form the testbench environment for verifying the FIFO module using UVM-based methodologies.

#### **Test**

## top\_test\_base Class

- Purpose: A base class for test cases.
- Components: Contains the test environment (`env\_h`) for connecting testbench components.
- Functions: Provides a common base for building test cases.

## test\_1 Class

- Purpose: A specific test case derived from `top\_test\_base`.
- Components: Includes a virtual sequence `vseq\_h` of type `vseq\_rst\_data`.
- `build\_phase`: Creates and initializes the virtual sequence.
- `run\_phase`: Runs the test case and raises/drops objections during the test.

In the test case `test\_1`, the virtual sequence `vseq\_h` is created and initialized, and the test case is executed in the `run\_phase`. It serves as a specific test scenario based on the `vseq\_rst\_data` sequence, allowing you to verify the functionality of the DUT under specific test conditions.

# Simulation Results Task A



#### Task B

